

XIA LLC 31057 Genstar Rd. Hayward CA 94544 Phone: (510) 401-5760 FAX: (510) 401-5761

# High Density Low Cost Readout Electronics for Large Scale Radiation Detectors

Project PI: Dr. Hui Tan DOE Grant DE-FG02-11ER90099 DOE Office of Science, Office of Nuclear Physics

Presenter: Dr. Peter Grudberg, President, XIA LLC

### Outline



- 1. Company Background
  - Company Information
  - Products Overview
  - SBIR Successes
- 2. Motivation & Project Goals
- 3. Multichannel ADC tests
- 4. Pixie-32 Prototype
- 5. Main Processor FPGA
- 6. Summary & Outlook

# **Company Information**



XIA LLC produces advanced X-ray and gamma-ray detector electronics and related instruments with applications in research, industry, and homeland security.

- Located in the San Francisco Bay Area
- ~20 employees
- Products range from 2"x3" OEM circuit boards to 3'x3'x2' detector assemblies, \$500-50,000
- Two main product lines:
  - <u>DGF Gamma ray processors</u> (higher precision, coincidence, waveforms) for HPGe, scintillators, silicon strip detectors
  - <u>DXP X-ray processors</u> (higher throughput, fast mapping) for Si(Li), HPGe, silicon drift detectors

### **Products Overview**



- Replacing analog multi-module electronics with all-digital pulse processing in FPGA and/or DSP.
- Early products were pulse processing modules based on CAMAC standard; now most instruments are based on PXI (or PXIe) standard or are standalone USB devices.



### **Products Overview**





Falcon-X



DXP XMAP



**DXP** Mercury



Micro-DXP







DGF Pixie-500 Express



**DGF** Pixie-4



DGF Pixie-16



Ultra-LO 1800



**PhosWatch** 



**DXP Mercury-4-OEM** 

### **Sample Applications**



Compact clover readout system with single Pixie-4



HPGe detector array, gamma ray tracking with multiple Pixie-16



### **SBIR Successes**



\$3.075m **~\$31.0m** 

| Agency      | Grant Number     | Year | Project Title Award<br>Amount                                   |        | Sales &<br>Revenue as<br>of 12/31/2012 |
|-------------|------------------|------|-----------------------------------------------------------------|--------|----------------------------------------|
| DOE<br>SBIR | DE-FG03-2ER81311 | 1992 | Digital Processing<br>Electronics for X-ray<br>Detector Arrays  | \$550k | ~\$2.2m                                |
| NIH<br>SBIR | 5R44-CA69972-03  | 1995 | High Speed<br>Detector for<br>Mammography<br>Calibration        | \$825k | ~15.5m                                 |
| DOE<br>SBIR | DE-FG03-7ER82510 | 1998 | Digital Processors<br>for GRETA<br>Detectors                    | \$825k | ~2.5m                                  |
| DOE<br>SBIR | DE-FG02-1ER83320 | 2001 | Processing<br>Electronics for Beta-<br>Gamma-Gamma<br>Detection | \$875k | ~10.8m                                 |

# Other SBIR Projects (partial list)

| Agency      | Year | Project Title                                                                                                    | Award<br>Amount |
|-------------|------|------------------------------------------------------------------------------------------------------------------|-----------------|
| DOE<br>SBIR | 2013 | Proximity charge sensing readout in HPGe detectors                                                               | \$1.15m         |
| DOE<br>SBIR | 2011 | Silicon Drift Detectors for High Resolution<br>Radioxenon Measurements                                           | \$953k          |
| DOE<br>SBIR | 2007 | Electronics for Large Superconducting Tunnel<br>Junction Detector Arrays for Synchrotron Soft X-<br>ray Research | \$1.1m          |
| DOE<br>SBIR | 2005 | Low Level Radioactive Xenon Monitoring by<br>Phoswich Detector System                                            | \$875k          |

### Motivation



- Large scale nuclear physics experiments with hundreds or thousands of detector channels
  - Existing off-the-shelf readout electronics prohibitively expensive
  - Need for high density, low cost readout electronics with good linearity, timing and energy resolutions
- Recent improvements in the design of commercial ADCs have resulted in a variety of multi-channel ADCs that are natural choice for designing such high density readout modules
  - 4 or 8 channels integrated on a single chip
  - 10 to 16 bits and 40 to 250 MSPS sampling rates
  - Consume power as low as ~50 mW per channel

### Large Scale NP Detectors



- **Boo**ster Neutrino Experiment (BooNE) at Fermilab
  - Investigate the question of neutrino mass by searching for oscillations of muon neutrinos into electron neutrinos
  - MiniBooNE, the first phase of BooNE, uses a single detector which is a large tank of 800-ton mineral oil liquid scintillator and viewed by 1280 photomultiplier tubes ⇒ >1280 readout channels needed
- Absolute Luminosity For ATLAS (ALFA)
  - Each detector module consists of ten layers of two times 64 scintillating fibers each
  - The fibers are coupled to 64-channel Multi-Anodes PMTs
  - The total number of channels is about 15000
- GRETINA, the first stage of a full Gamma-Ray Energy Tracking Array (GRETA)
  - A large number of auxiliary detectors are planned for GRETINA,
    e.g. silicon and scintillation particle detectors and gas counters

### **SBIR Project Objectives**



SBIR Project objective is to develop a high channel count, low cost, and versatile digital readout module for large scale nuclear physics radiation detectors

Pixie-32": a 32-channel digital gamma-ray spectrometer

- target price per channel will be only \$200-\$300 while it will still be a true spectrometer
- Implement a PCI Express interface (up to 1 GB/s) on Pixie-32 modules (versus the regular 100 MB/s PCI interface on Pixie-4 and Pixie-16)

### **Technical Approach**



| SBIR<br>Phase | Tasks                                                                                           | Status      |
|---------------|-------------------------------------------------------------------------------------------------|-------------|
| Ι             | Verify capability of modern FPGAs to receive Gbit/s data streams from a multichannel ADC        | Done        |
| Ι             | Estimate costs for different board architectures                                                | Done        |
| I             | Verify multichannel ADCs for spectroscopy quality                                               | Done        |
| II            | Finalize architecture for the Pixie-32 spectrometer                                             | Done        |
| Π             | Draw design schematics and layout printed circuit boards                                        | Done        |
| II            | Manufacture a small number of prototype boards                                                  | Done        |
| Π             | Develop Pixie-32 FPGA firmware                                                                  | 95%         |
| II            | Develop PCI Express driver and API library                                                      | 75%         |
| II            | Develop a user interface that can be used for 100's or even 1000's of data acquisition channels | In Progress |

#### No-cost extension has been approved







#### **HPGe energy resolution (keV, FWHM)**

| Energy<br>(keV) | AD9222 |      | ADS6425 |      | AFE5801 |      |        |
|-----------------|--------|------|---------|------|---------|------|--------|
|                 | Ch0    | Ch1  | Ch0     | Ch1  | Ch0     | Ch1  | AD9432 |
| 122             | 0.92   | 0.92 | 0.98    | 1.08 | 1.15    | 1.16 | 0.84   |
| 661.6           | 1.34   | 1.36 | 1.36    | 1.43 | 1.55    | 1.55 | 1.28   |
| 1332.5          | 1.78   | 1.80 | 1.84    | 1.82 | 1.96    | 1.96 | 1.72   |
| 2614.5          | 2.39   | 2.44 | 2.47    | 2.52 | 2.64    | 2.63 | 2.36   |





DOE SBIR/STTR Exchange Meeting, Aug. 6-7, 2014, Washington, D.C.



#### Differential Nonlinearity (DNL) Tests of Multichannel ADC



DOE SBIR/STTR Exchange Meeting, Aug. 6-7, 2014, Washington, D.C.



Timing resolution measured using a single LaBr<sub>3</sub>/PMT detector and a <sup>137</sup>Cs source. The output of the LaBr<sub>3</sub>/PMT was split into two branches and then fed into two ADC channels.



DOE SBIR/STTR Exchange Meeting, Aug. 6-7, 2014, Washington, D.C.

# Chosen Multichannel ADC – AFE5801

# 8-Channel Variable-Gain Amplifier (VGA) With Octal High-Speed ADC

◆ Eight Variable-Gain Amplifiers (VGA)
 > Variable Gain, –5dB to 31dB With 0.125dB or 1dB Steps
 > Digital Gain Control

Third-Order Antialiasing Filter With Programmable Cutoff Frequency (7.5, 10, or 14MHz)

Analog-to-Digital Converter (ADC)
 Octal Channel, 12Bit, 65MSPS

### **Pixie-32 Architecture**



at Advance The Art

### **Pixie-32 System Diagram**



The Art

### Pixie-32 Block Diagram





### Pixie-32 Prototype





### **Pixie-32 Prototype**





Pixie-32 in a PXIe • chassis

### Pixie-32 Prototype



DOE SBIR/STTR Exchange Meeting, Aug. 6-7, 2014, Washington, D.C.



32 single-ended analog signal inputs to the Pixie-32 front panel

### Main Processor FPGA



- Utilized the latest FPGA technology, a 7-series Artix-7 FPGA from Xilinx, which offers low power, low cost and yet high performance, when compared to existing FPGA technology
- Firmware runs inside this Artix-7 FPGA
  - deserialize high speed serial data from ADCs
  - trigger and compute detected pulses' energy, time of arrival, and record raw waveforms for offline pulse shape analysis
  - communicate to host computer through a up to 800 MB/s PCI-express interface

# 32-Chan Logic in Artix-7 FPGA

- Four 8-chan groups of logic indicated by the four colored regions in the Artix-7 FPGA
- Slices utilization percentage is 23% for 32 channels



### **DSP Slices in Artix-7 FPGA**

- Utilized DSP slices in Artix-7 FPGA to compute pulse energy
- DSP slices have
  25 x 18
  multiplier, 48-bit
  accumulator, and
  pre-adder



### Phase II Remaining Tasks



- Finalize the PCI Express driver and API library
- Complete the development of a user interface that can be used for 100's or even 1000's of data acquisition channels
- Test & Characterization
  - Characterize gamma-ray spectroscopy performance
  - Test Pixie-32 at collaborating laboratories

### Summary & Outlook



- Characterized spectroscopy performance of multichannel ADCs
- Finalized Pixie-32 board architecture
- Designed and manufactured Pixie-32 prototype boards
- Working to complete the development of firmware and software for the Pixie-32
- Ongoing efforts to commercialize Pixie-32 as early as possible